電子チップとシステム設計言語<br>Electronic Chips & Systems Design Languages (The Chdl Series)

個数:

電子チップとシステム設計言語
Electronic Chips & Systems Design Languages (The Chdl Series)

  • 提携先の海外書籍取次会社に在庫がございます。通常3週間で発送いたします。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合が若干ございます。
    2. 複数冊ご注文の場合、分割発送となる場合がございます。
    3. 美品のご指定は承りかねます。
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Hardcover:ハードカバー版/ページ数 320 p.
  • 言語 ENG
  • 商品コード 9780792373117
  • DDC分類 621.392

基本説明

Contents: VHDL Extensions; VHDL-AMS; OO-VHDL; System Level Design; System Level Design; HW/SW Co-design; Co-Simulation; SLD methodology; Synthesis; Formal Verification; and more.

Full Description

Electronic Chips & Systems Design Languagesoutlines and describes the latest advances in design languages. The challenge of System on a Chip (SOC) design requires designers to work in a multi-lingual environment which is becoming increasingly difficult to master. It is therefore crucial for them to learn, almost in real time, from the experiences of their colleagues in the use of design languages and how these languages have become more advanced to cope with system design.
System designers, as well as students willing to become system designers, often do not have the time to attend all scientific events where they could learn the necessary information. This book will bring them a selected digest of the best contributions and industry strength case studies. All the levels of abstraction that are relevant, from the informal user requirements down to the implementation specifications, are addressed by different contributors. The author, together with colleague authors who provide valuable additional experience, presents examples of actual industrial world applications. Furthermore the academic concepts presented in this book provide excellent theories to student readers and the concepts described are up to date and in so doing provide most suitable root information for Ph.D. postgraduates.

Contents

VHDL Extensions.- 1. Library Development Using the VHDL-AMS Language.- 2. Behavioral Modeling of Complex Heterogeneous Microsystems.- 3. VHDL-AMS, a Unified Language to Describe Multi-Domain, Mixed-Signal Designs. Mechatronic Applications.- 4. Efficient Modeling of Analog and Mixed A/D Systems via Piece-Wise Linear Technique.- 5. SUAVE: Object-Oriented and Genericity Extensions to VHDL for High-Level Modeling.- 6. Digital Circuit Design with Objective VHDL.- System Level Design.- 7. UF: Architecture and Semantics for System-Level Multiformalism Descriptions.- 8. Automatic Interface Generation among VHDL Processes in HW/SW Co-Design.- 9. System-Level Specification and Architecture Exploration: An Avionics Codesign Application.- 10. Using SDL to Model Reactive Embedded System in a Co-design Environment.- 11. A Synchronous Object-Oriented Design Flow for Embedded Applications.- 12. Heterogeneous System-Level Cosimulation with SDL and Matlab.- 13. VHDL-Based HW/SW Cosimulation of Microsystems.- 14. Modeling Interrupts for HW/SW Co-Simulation Based on VHDL/C Coupling.- 15. A Comparison of Six Languages for System Level Description of Telecom Applications.- 16. High Level Modelling in SDL and VHDL+.- 17. ECL: A Specification Environment for System-Level Design.- 18. The MCSE Approach for System-Level Design.- Synthesis.- 19. Automatic VHDL Restructuring for RTL Synthesis Optimization and Testability Improvement.- 20. VHDL Dynamic Loop Synthesis.- 21. Hierarchical Module Expansion in a VHDL Behavioural Synthesis System.- Formal Verification.- 22. Port-Stitching: An Interface-Oriented Hardware Specification and VHDL Model Generation.- 23. Formal Verification of VHDL using VHDL-Like ACL2 Models.- 24. Specification of Embedded Monitors for Property Checking.- 25. Formal Specification and Verification of Transfer-Protocols for System-Design in VHDL.